Вы находитесь на странице: 1из 4

DOC/LP/01/28.02.

02 UNIT III DESIGN OF LOW POWER CMOS CIRCUITS 9

Computer Arithmetic techniques for low power systems Reducing power consumption in memories Low power clock, Interconnect and layout design Advanced techniques Special techniques Objective: The aim of this course is to design low power CMOS circuits. Session No. 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. Topics to be covered Computer Arithmetic techniques for low power systems Conventional Arithmetic and Low power design Logarithmic Number system-LNS & Power dissipation Residue Number system Reducing power consumption in memoriesStatic Random Access Memories,Low power SRAM circuit techniques Dynamic Random Access Memories,Sources of power dissipation in DRAMs. Low power DRAM circuit techniques. Low power clock design Interconnect delays Low power optimization for Layout design Advanced techniques Special techniques Time 50 50 50 50 50 50 50 50 50 50 50 50 Ref 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5, 6 1,2,4,5 ,6 1,2 Teaching Method BB BB BB BB BB BB BB BB BB BB BB BB

DOC/LP/01/28.02.02 UNIT IV POWER ESTIMATION 9 Power estimation techniques Logic level power estimation Simulation power analysis-Probabilistic power analysis.

Objective: The aim of this course is to familiarize the students about various power estimation techniques. Session Topics to be covered No. 13. Logic level power estimation-Sources of power dissipation 14. Behavior of digital signal-Signal correlation, Structural dependencies, 15. Sequential correlations, Gate delay model. 16. Classification of Power estimation Methodologies 17. Simulation based Power Estimation-Monte Carlo power estimation, 18. Sampling Techniques, Vector Compaction 19. 20. 21. Probabilistic methods-Combinational circuits, Real-Delay Gate Power Estimation Symbolic simulation for consumption Estimation for sequential cicuits. CAT-I Time 50 50 50 50 50 50 50 50 50 180 Ref 1,2 1,2 1,2 1,2 1,2 1,2 1,2 1,2 1,2 Teaching Method BB BB BB BB BB BB BB BB BB -

DOC/LP/01/28.02.02 UNIT V SYNTHESIS AND SOFTWARE DESIGN FOR LOW POWER 9 Synthesis for low power Behavioral level transforms- Software design for low power Objective: The aim of this course is to familiarize the students about synthesis tool and software design for reducing area and power.

Session Topics to be covered No. 22. Synthesis for low power-Behavioral level transforms 23. Algorithm level transforms for low power 24. Power constrained Least-Squares Optimization for Adaptive and Nonadaptive Filters 25. Circuit Activity driven Architectural Transformations 26. Sources of software power dissipation 27. Software power estimation-Gate level and Architecture level power estimation 28. Bus switching activity, Instruction level power analysis 29. Software power optimization-Algorithm Transformation s to Match Computational resources 30. Minimizing Memory access codes 31. Instruction Selection and ordering CAT-II.

Time 50 50 50 50 50 50 50 50 50 50 40

Ref 1,2 1,2 1,2 1,2 1,2 1,2 1,2 1,2 1,2 1,2 -

Teaching Method BB BB BB BB BB BB BB BB BB BB -

DOC/LP/01/28.02.02 Course Delivery Plan: 1 2 3 4 Week I I I I II II II II UNIT TEST

5 I II

6 I II

7 I II

8 I II

9 I II

10 I II 4

11

12

13 I II -

I II I II 5 5 5 5 T9

1 1 1 1 1 2 2 2 2 2 3 3 3 3 3 4 4 4 4 T1 T2 T3 T4 T5 T6 T7

T8 CAT-I

T10 CAT-II

Note: T1,,T10: Weekly Test ; CAT: Continuous Assessment Test

TEXT BOOKS:
1. K.Roy and S.C. Prasad , LOW POWER CMOS VLSI circuit design, Wiley,2000

2. Dimitrios Soudris, Chirstian Pignet, Costas Goutis, DESIGNING CMOS CIRCUITS FOR LOW POWER, Kluwer,2002 3. J.B. Kuo and J.H Lou, Low voltage CMOS VLSI Circuits, Wiley 1999. 4. A.P.Chandrakasan and R.W. Broadersen, Low power digital CMOS design, Kluwer,1995. 5. Gary Yeap, Practical low power digital VLSI design, Kluwer,1998. 6. Abdellatif Bellaouar,Mohamed.I. Elmasry, Low power digital VLSI design,s Kluwer,1995. 7. James B. Kuo, Shin chia Lin, Low voltage SOI CMOS VLSI Devices and Circuits.John Wiley and sons, inc 2001

Prepared by Signature Name Designation Date B.Sarala Assistant Professor 06/02/2013

Approved by Dr.S.Ganesh Vaidyanathan HOD, Department of EC 06/02/2013

Вам также может понравиться