FDI x8
DMI x4
28. SB_SPI ROM,SMBus HDMI CRT LCD Panel
29. CLK_ICS9LRS3161 Page 48 Page 46 Page 45
30. KBC_IT8572E
31. KBC_KB & TP SPI ROM
32. RST_Reset Circuit Page 30
33. LAN_AR8131
34. LAN_RJ45 Conn.
C 35. Hybrid switch Debug Conn. GigaLAN
C
48. CRT_HDMI
49. TV TUNE Page 20~27 MiniCard VCORE
50. FAN_Thermal Sensor & Fan TV Tuner Page 80
SATA Page 64
51. XDD_HDD & ODD CON.
System
52. USB_USB Port
53. PCI_WiFi/WiMax HDD (1) Page 81
1bios.ru
85. PWR_VGA_CORE(RT8202A)
86. PWR_RENDER_CORE(RT8152D) PCH XDP PWM Fan Discharge Circuit
88. PWR_CHARGER(MB39A132) Page 67 Page 50 Page 57
91. PWR_LOAD SWITCH
93. PWR_SIGNAL Reset Circuit Power Protect Switch & LEDs Title : Block Diagram
ASUSTeK COMPUTER INC. NB3 Engineer: Wish
94. PWR_Flowchart Page 32 Page 58 Page 56
Size Project Name Rev
95. Revision History C N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 1 of 95
5 4 3 2 1
5 4 3 2 1
1bios.ru
GPIO 67 Native CLK_CR48 INT TBD +3VS
INT PU
GPI7 -
GPIO 72 GPO PM_BATLOW# +3VSUS
EXT PU
GPJ0 O CPU_VRON
GPIO 73 Native CLK_REQ0# +3VSUS
EXT PU
GPJ1 O PM_PWROK
GPIO 74 Native SML1ALERT +3VSUS
GPJ2 ALT VSET_EC
GPIO 75 GPIO SML1_DATA EXT PU +3VSUS Title : System Setting
GPJ3 ALT ISET_EC
ASUSTeK COMPUTER INC. NB3 Engineer: Wish
GPJ4 CPU_DV0 Size Project Name Rev
GPJ5 O CPU_DV1 C N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 2 of 95
5 4 3 2 1
5 4 3 2 1
Main Board
FDI disable: (For discrete graphic) CPU socket P/N change to 12G011909893 +VTT_CPU
U0301A
1. NC: PEG_ICOMPI J22 PEG_IRCOMP_R R0301 1 2 24.9Ohm 1%
PEG_ICOMPO J21
FDI_TX#[0:7],FDI_TX[0:7],VCC_AXGSENSE,VSS_AXGSENSE <22> DMI_TXN0 B27 DMI_RX#[0] PEG_RCOMPO H22
<22> DMI_TXN1 B25 DMI_RX#[1]
<22> DMI_TXN2 A25 DMI_RX#[2] PCIENB_RXN[15:0] <70>
2. Pull-down to GND via 1K 5% resistor: <22> DMI_TXN3 B24 DMI_RX#[3] PEG_RX#[0] K33 PCIENB_RXN0
PCIENB_RXN1
PEG_RX#[1] M35
FDI_FSYNC[0:1],FDI_LSYNC[0:1],FDI_INT,GFX_IMON <22> DMI_TXP0 B28 L34 PCIENB_RXN2
DMI_RX[0] PEG_RX#[2] PCIENB_RXN3
<22> DMI_TXP1 B26 J35
~15mW power saving DMI_RX[1] PEG_RX#[3]
DMI
<22> DMI_TXP2 A24 J32 PCIENB_RXN4
DMI_RX[2] PEG_RX#[4]
3. Connected to GND: <22> DMI_TXP3 B23 DMI_RX[3] PEG_RX#[5] H34 PCIENB_RXN5
PCIENB_RXN6
PEG_RX#[6] H31
VCCAXG <22> DMI_RXN0 G21 G33 PCIENB_RXN7
DMI_TX#[0] PEG_RX#[7] PCIENB_RXN8
D <22> DMI_RXN1 E22 DMI_TX#[1] PEG_RX#[8] G30 D
4. Can be connected to GND directly: <22> DMI_RXN2 F21 DMI_TX#[2] PEG_RX#[9] F35 PCIENB_RXN9
PCIENB_RXN10
<22> DMI_RXN3 D21 DMI_TX#[3] PEG_RX#[10] E34
DPLL_REF_CLK,DPLL_REF_CLK# E32 PCIENB_RXN11
PEG_RX#[11] PCIENB_RXN12
<22> DMI_RXP0 G22 DMI_TX[0] PEG_RX#[12] D33
5. Connect to +V1.05S rail: <22> DMI_RXP1 D22 DMI_TX[1] PEG_RX#[13] D31 PCIENB_RXN13
Intel(R) FDI
F18 FDI0_TX#[3] PEG_RX[6] G31
Disable: un-mount R0503, R0303=10Kohm FDI_TXN4
FDI_TXN5
B21 FDI1_TX#[0] PEG_RX[7] F33 PCIENB_RXP7
PCIENB_RXP8
C20 FDI1_TX#[1] PEG_RX[8] F30
FDI_TXN6 D18 E35 PCIENB_RXP9
FDI1_TX#[2] PEG_RX[9]
CPU Reset,meet Rise +VDDQ
FDI_TXN7 E17 FDI1_TX#[3] PEG_RX[10] E33 PCIENB_RXP10
F32 PCIENB_RXP11
and fall time spec PEG_RX[11]
D34 PCIENB_RXP12
<22> FDI_TXP[7:0] PEG_RX[12]
FDI_TXP0 A22 E31 PCIENB_RXP13
+3V +3V FDI_TXP1 FDI0_TX[0] PEG_RX[13] PCIENB_RXP14
G19 FDI0_TX[1] PEG_RX[14] C33
FDI_TXP2 E20 B32 PCIENB_RXP15
FDI0_TX[2] PEG_RX[15]
2
FDI_TXP3 G18 FDI0_TX[3] PCIEG_RXN[15:0] <70>
2
R0335 FDI_TXP4 B20 M29 PCIENB_TXN0 CX0301 1 2 0.1UF/16V PCIEG_RXN0 PCIE AC Coupling Capacitors:
R0334 200Ohm FDI_TXP5 FDI1_TX[0] PEG_TX#[0] PCIENB_TXN1 CX0302 0.1UF/16V PCIEG_RXN1
C19 FDI1_TX[1] PEG_TX#[1] M32 1 2
200Ohm FDI_TXP6 D19 M31 PCIENB_TXN2 CX0303 1 2 0.1UF/16V PCIEG_RXN2 1. 436735 PDG Page 39, 75nF~200nF
FDI_TXP7 FDI1_TX[2] PEG_TX#[2] PCIENB_TXN3 CX0304 0.1UF/16V PCIEG_RXN3
F17 L32 1 2
1
FDI1_TX[3] PEG_TX#[3] PCIENB_TXN4 CX0305 0.1UF/16V PCIEG_RXN4
L29 1 2 2. 431433 EMERALD LAKE Schematic 220nF
1
eDP
K27 PCIENB_TXP6 CX0323 1 2 0.1UF/16V PCIEG_RXP6
+3VS PEG_TX[6] PCIENB_TXP7 CX0324 0.1UF/16V PCIEG_RXP7
PEG_TX[7] J29 1 2
C17 J27 PCIENB_TXP8 CX0325 1 2 0.1UF/16V PCIEG_RXP8
can float on processor by DG eDP_TX[0] PEG_TX[8] PCIENB_TXP9 CX0326 0.1UF/16V PCIEG_RXP9
F16 eDP_TX[1] PEG_TX[9] H28 1 2
2
MISC
CLOCKS
BCLK CLK_CPU_BCLK#_L
between 0.7*VCCP and indicates that the <24> H_SNB_INV# C26 PROC_SELECT# BCLK# A27 1 0OHM 2 RNX0301A CLK_CPU_BCLK# <21> 100 MHz, Come form PCH
0.3*VCCP system has experienced a
catastrophic error and 1 2 1.8PF/50V @
<80> SNB_SKTOCC# AN34 C0302
can't continue to SKTOCC#
B DPLL_REF_SSCLK A16 CLK_DREF <21> For eDP 120MHz B
operate A15
DPLL_REF_SSCLK# CLK_DREF# <21>
H_PECI_ISO AN33 R8
PECI SM_DRAMRST# M_DRAMRST# <4>
<80> H_PROCHOT_S#
DDR3
MISC
+VTT_CPU
connected
PC0334
+3VA_EC +3VS 43PF/50V
43pF close T0315 1 XDP_TCLK
2
R0309 2 1 10KOhm
AL35 H_DBR#_R R0328 1 2 0Ohm XDP_DBRESET# <7,22,67>
DRAMPWROK DBR# +VTT_CPU
R0322 1 2 130Ohm VDDPWRGOOD_R V8 SM_DRAMPWROK
PM_DRAMPWROK: 0.15nS<Tr<0.42nS, 0.09ns<Tf<0.36ns 1% AT28 XDP_OBS0 1 T0304
T0302 BPM#[0] XDP_OBS1 T0305 XDP_TMS R0329 51Ohm
(measured between 0.7*VCCP and 0.3*VCCP 1 BPM#[1] AR29 1 2 1
A AR30 XDP_OBS2 1 T0306 XDP_TDI_R R0330 2 1 51Ohm A
CPU_RST# BPM#[2] XDP_OBS3 T0307 XDP_PREQ# R0331 51Ohm @
AR33 RESET# BPM#[3] AT30 1 2 1
+VTT_CPU AP32 XDP_OBS4 1 T0308 XDP_TCLK R0332 1 2 51Ohm
BPM#[4]
1bios.ru
AR31 XDP_OBS5 1 T0309 XDP_TRST# R0333 1 2 51Ohm
BPM#[5] XDP_OBS6 T0310
BPM#[6] AT31 1
1
@
Date: Wednesday, October 13, 2010 Sheet 3 of 95
5 4 3 2 1
5 4 3 2 1
Main Board
D D
U0301C U0301D
SOCKET989 SOCKET989
+1.5V
1
R0401
Q0401 1KOhm
A A
2
S 2
1bios.ru
2N7002ET1G
G
1
R0402 1 2 4.99KOhm
1
Rdson=3Ohm/Vgs(th)=2.5V
1%
<21> DRAMRST_PCH
Title :
1
Main Board
1,Via 2net
CFG1,CFG3,CFG8~CFG17,layout
D D
U0301H U0301I
RESERVED
C DIMM_DQ_VREF AN30 AE31 L6 C1 C
DIMM_CA_VREF VSS35 VSS115 VSS193 VSS266
AN27 VSS36 VSS116 AE30 L5 VSS194 VSS267 B22
B34 AN25 AE29 L4 B19
B4
D1
RSVD6
RSVD7
RSVD_NCTF_11
RSVD_NCTF_13
RSVD_NCTF_12
A33
A34
AN22
AN19
VSS37
VSS38
VSS39
VSS VSS117
VSS118
VSS119
AE28
AE27
L3
L2
VSS195
VSS196
VSS197
VSS VSS268
VSS269
VSS270
B17
B15
RSVD_NCTF_10 B35 AN16 VSS40 VSS120 AE26 L1 VSS198 VSS271 B13
RSVD_NCTF_9 C35 AN13 VSS41 VSS121 AE9 K35 VSS199 VSS272 B11
2
B31 RSVD21 BCLK_ITP# AM35 CLK_ITP_BCLK# <7> AM1 VSS56 VSS136 AB28 H9 VSS214
R0513 A30 AL34 AB27 H8
10KOhm RSVD22 VSS57 VSS137 VSS215
C29 RSVD23 AL31 VSS58 VSS138 AB26 H7 VSS216
AL28 VSS59 VSS139 Y9 H6 VSS217
AL25 Y8 H5
2
SOCKET989 SOCKET989
1bios.ru
CFG[7]: Defer Training
-1: (Default) PEG Train immediately following xxRESETB de assertion
-0: PEG Wait for BIOS for training
Title : CPU_CFG,RSVD,GND
ASUSTeK COMPUTER INC. NB3 Engineer: Wish
Size Project Name Rev
C N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 5 of 95
5 4 3 2 1
5 4 3 2 1
Main Board
+VCORE
+VCORE_CPU
+VGFX_CORE +VGFX
+1.05VS +VTT_CPU
2C (35W) : 52A
4C (45W) : 78A U0301F POWER
D
+VGFX U0301G
POWER It must be min 100ns after to +1.5Vs reaches 80%
D
+VCORE_CPU
+VTT_CPU
33A
10A
SENSE
LINES
AG35 VCC1 AT24 VAXG1 VAXG_SENSE AK35 VCC_AXG_SENSE <80>
AG34 VCC2 VCCIO1 AH13 AT23 VAXG2 VSSAXG_SENSE AK34 VSS_AXG_SENSE <80>
1
AG33 AH10 C0628 C0629 C0630 AT21
VCC3 VCCIO2 VAXG3
1
AG32 AG10 C0604 C0605 22UF/6.3V 22UF/6.3V 22UF/6.3V AT20
VCC4 VCCIO3 VAXG4
AG31 AC10 22UF/6.3V 22UF/6.3V AT18 0930: R0617, R0618 Change to 1K +VDDQ
2
VCC5 VCCIO4 VAXG5
AG30 Y10 AT17
2
VCC6 VCCIO5 VAXG6
AG29 VCC7 VCCIO6 U10 AR24 VAXG7
2
AG28 VCC8 VCCIO7 P10 AR23 VAXG8
AG27 L10 AR21 R0617
VCC9 VCCIO8 VAXG9
1
AG26 J14 C0631 C0632 C0633 AR20 1KOhm
VREF
VCC10 VCCIO9 VAXG10
1
AF35 J13 C0607 C0608 C0609 C0610 22UF/6.3V 22UF/6.3V 22UF/6.3V AR18 1%
VCC11 VCCIO10 22UF/6.3V 22UF/6.3V 22UF/6.3V 22UF/6.3V VAXG11
AF34 J12 AR17
1
VCC12 VCCIO11 VAXG12 +V_SM_VREF_CNT
AF33 J11 AP24 AL1
2
VCC13 VCCIO12 VAXG13 SM_VREF
AF32 VCC14 VCCIO13 H14 AP23 VAXG14
2
AF31 VCC15 VCCIO14 H12 AP21 VAXG15 +V_SM_VREF Should have 10
AF30 H11 AP20 R0618
VCC16 VCCIO15 VAXG16 mils trace width
1
AF29 G14 C0634 +
AP18 1KOhm
VCC17 VCCIO16 VAXG17
CE0604
C0614 C0615 22UF/6.3V 1%
330UF/2V
AF28 VCC18 VCCIO17 G13 AP17 VAXG18
PEG AND DDR
1
VCC19 VCCIO18 VAXG19
AF26 F14 AN23
2
VCC20 VCCIO19 VAXG20
AD35 VCC21 VCCIO20 F13 AN21 VAXG21 +VDDQ
AD34 VCC22 VCCIO21 F12 AN20 VAXG22
GRAPHICS
AD31 E12 C0617 C0618 C0619 C0620 AM24 AF7
VCC25 VCCIO24 220uF*2,so EE only VAXG25 VDDQ1
1
AD30 22UF/6.3V 22UF/6.3V 22UF/6.3V 22UF/6.3V C0635 C0636 C0637 AM23 AF4
VCC26 VAXG26 VDDQ2
1
AD29 E11 reserve *1 22UF/6.3V 22UF/6.3V 22UF/6.3V AM21 AF1 C0647 C0648 C0649
2
VCC27 VCCIO25 VAXG27 VDDQ3 10UF/6.3V 10UF/6.3V 10UF/6.3V
AD28 D14 AM20 AC7
2
VCC28 VCCIO26 VAXG28 VDDQ4
AD27 D13 AM18 AC4
2
VCC29 VCCIO27 VAXG29 VDDQ5
AD26 VCC30 VCCIO28 D12 AM17 VAXG30 VDDQ6 AC1 1009 change +1.5V to
AC35 VCC31 VCCIO29 D11 AL24 VAXG31 VDDQ7 Y7 +1.5VS for energy star
1
+ +
AC34 VCC32 VCCIO30 C14 AL23 VAXG32 VDDQ8 Y4
1
CE0601
CE0802
C0638 C0639 C0640
330UF/2V
330UF/2V
AC33 VCC33 VCCIO31 C13 AL21 VAXG33 VDDQ9 Y1
1
C AC32 C12 22UF/6.3V 22UF/6.3V 22UF/6.3V AL20 U7 C0650 C0651 C0652 C
VCC34 VCCIO32 VAXG34 VDDQ10 10UF/6.3V 10UF/6.3V 10UF/6.3V
AC31 C11 AL18 U4
2
VCC35 VCCIO33 VAXG35 VDDQ11
AC30 B14 AL17 U1
2
VCC36 VCCIO34 VAXG36 VDDQ12
AC29 VCC37 VCCIO35 B12 AK24 VAXG37 VDDQ13 P7
AC28 A14 @ AK23 P4
VCC38 VCCIO36 VAXG38 VDDQ14
AC27 VCC39 VCCIO37 A13 AK21 VAXG39 VDDQ15 P1
1
AC26 VCC40 VCCIO38 A12 C0643 AK20 VAXG40
+
+0.8VS
CE0607
22UF/6.3V
330UF/2V
AA35 VCC41 VCCIO39 A11 AK18 VAXG41
AA34 AK17
2
VCC42 +VTT_CPU VAXG42 @
AA33 J23 AJ24
2
VCC43 VCCIO40 VAXG43
AA32 VCC44 AJ23 VAXG44
AA31 VCC45 AJ21 VAXG45
AA30 VCC46 AJ20 VAXG46
AA29 VCC47 AJ18 VAXG47
AA28 VCC48 AJ17 VAXG48
AA27 AH24
SA RAIL
VCC49 VAXG49
1
1
AA26 VCC50 AH23 VAXG50 6A
CORE SUPPLY
1
Y34 0.1UF/16V 0.1UF/16V 0.1UF/16V AH20 M26 C0653 C0654 C0655 C0656 +
2
2
VCC52 VAXG52 VCCSA2
CE0608
10UF/6.3V 10UF/6.3V 10UF/6.3V 10UF/6.3V
330UF/2V
Y33 VCC53 AH18 VAXG53 VCCSA3 L26
Y32 AH17 J26
2
VCC54 @ @ @ +1.8VS VAXG54 VCCSA4
Y31 J25
2
VCC55 VCCSA5
Y30 VCC56 VCCSA6 J24
Y29 VCC57 VCCSA7 H26
Y28 VCC58 VCCSA8 H25
2
Y27 +VTT_CPU R0605 1 2 75Ohm
VCC59
1.8V RAIL
Y26 SL0607
0805
VCC60 R0610 2
V35 1 100Ohm +0.8VS
SVID
1
VCC63 VIDSCLK H_CPU_SVIDDAT VCCPLL VCCSA_SENSE T0602
V32 AJ28 VR_SVID_DATA <80> B6 H23 1
MISC
VCC64 VIDSOUT VCCPLL1 VCCSA_SENSE
V31 VCC65 A6 VCCPLL2
1
V30 C0644 C0645 C0646 +
A2
VCC66 VCCPLL3 VCCSA_SEL0 <87>
CE0606
R0604 2 130Ohm 10UF/6.3V 1UF/6.3V 1UF/6.3V
330UF/2V
V29 VCC67 +VTT_CPU 1
V28 C22 R0608 1 2 1KOhm
2
VCC68 1% FC_C22
V27 C24 VCCSA_SEL1 <87>
2
VCC69 VCCSA_VID1
V26 VCC70
B
U35 VCC71 B
U34 @ R0609 1 2 1KOhm
VCC72 SOCKET989
U33 VCC73
U32 VCC74
U31 VCC75
U30 VCC76 VCCSA_SEL0 VCCSA_SEL1 VCCSA_SEL
U29 VCC77
U28 VCC78
U27 VCC79
U26 VCC80 L L
R35
R34
VCC81 0.9V
VCC82
R33
R32
VCC83 100ohm R0606 & R0607 delete,Power stuff
VCC84
R31 VCC85 L H
R30
R29
VCC86 0.8V
VCC87
SENSE LINES
R28 VCC88
R27 AJ35 SL0604 1 2
VCC89 VCC_SENSE 0402 VCCSENSE <80>
R26 AJ34 SL0605 1 2
VCC90 VSS_SENSE 0402 VSSSENSE <80>
P35
P34
VCC91
1
H L 0.75V
VCC92 T0601
P33 VCC93
P32 VCC94 VCCIO_SENSE B10 VCCP_SENSE <82>
P31 VCC95 VSSIO_SENSE A10 VSSP_SENSE <82>
P30 VCC96
P29 VCC97 H H 0.65V
P28 VCC98 PC8071,PC8072 change to 10uF,so its can be in CPU socket
P27 VCC99
P26 VCC100
1
PC8070 PC8071 PC8072 PC8073 PC8074 PC8075 PC8076 PC8077 PC8078 PC8079
22UF/6.3V 10UF/6.3V 10UF/6.3V 22UF/6.3V 22UF/6.3V 22UF/6.3V 22UF/6.3V 22UF/6.3V 22UF/6.3V 22UF/6.3V
A SOCKET989 c0805 c0603 c0603 c0805 c0805 c0805 c0805 c0805 c0805 c0805 A
2
Title :
1
PC8080
22UF/6.3V
PC8081
22UF/6.3V
PC8082
22UF/6.3V
PC8083
22UF/6.3V
PC8084
22UF/6.3V
PC8085
22UF/6.3V
PC8086
22UF/6.3V
PC8087
22UF/6.3V
PC8088
22UF/6.3V
PC8089
22UF/6.3V CPU_PWR
c0805 c0805 c0805 c0805 c0805 c0805 c0805 c0805 c0805 c0805 Engineer: Wish
2
Main Board
D D
+1.05VSO +3VS
C C
1
R0706 R0707
51Ohm 1KOhm
2
XDP_DBRESET# <3,22,67>
XDP_TDO <3>
R0708 1 2 0Ohm @
PCH_JTAG_TDO <20,67>
XDP_TDI <3>
XDP_TMS <3>
R0709 1 2 0Ohm @
PCH_JTAG_TDI <20,67>
A A
Main Board
D D
C C
B B
A A
D D
C C
B B
A A
Title : NB_****
1bios.ru ASUSTeK COMPUTER INC. NB3
Size Project Name
Engineer: Wish
Rev
A N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 9 of 95
5 4 3 2 1
5 4 3 2 1
D D
C C
B B
A A
Title : NB_****
1bios.ru ASUSTeK COMPUTER INC. NB3
Size Project Name
Engineer: Wish
Rev
A N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 10 of 95
5 4 3 2 1
5 4 3 2 1
D D
C C
B B
A A
Title : NB_****
1bios.ru ASUSTeK COMPUTER INC. NB3
Size Project Name
Engineer: Wish
Rev
A N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 11 of 95
5 4 3 2 1
5 4 3 2 1
Main Board
D D
C C
B B
A A
D D
C C
B B
A A
D
CH-A-4mm-TOP M_A_DQ[63:0] <4,16>
D
J1401A J1401B
<4,16> M_A_A[15:0]
5 M_A_DQ8
DQ0 M_A_DQ10
DQ1 7
M_A_A0 98 15 M_A_DQ9 <16,17,30> PM_EXTTS#0 198 2
M_A_A1 A0 DQ2 M_A_DQ13 EVENT# VSS1
97 A1 DQ3 17 VSS2 3
M_A_A2 96 4 M_A_DQ11 8
M_A_A3 A2 DQ4 M_A_DQ12 VSS3
95 A3 DQ5 6 207 GND1 VSS4 9
M_A_A4 M_A_DQ14
M_A_A5
92
91
A4 DQ6 16
18 M_A_DQ15
0 208 GND2 VSS5 13
14
M_A_A6 A5 DQ7 M_A_DQ5 VSS6
90 A6 DQ8 21 VSS7 19
M_A_A7 86 23 M_A_DQ4 SMBus Slave Address: A2H 77 20
M_A_A8 A7 DQ9 M_A_DQ7 NC1 VSS8
89 A8 DQ10 33 122 NC2 VSS9 25
M_A_A9 85 35 M_A_DQ2 26
M_A_A10 A9 DQ11 M_A_DQ0 VSS10
107 A10/AP DQ12 22 205 NP_NC1 VSS11 31
M_A_A11 84 24 M_A_DQ1 +3VS 206 32
M_A_A12 A11 DQ13 M_A_DQ3 NP_NC2 VSS12
83 A12/BC# DQ14 34 1 VSS13 37
M_A_A13 119 36 M_A_DQ6 116 38
A13 DQ15 <4> M_ODT4 ODT0 VSS14
M_A_A14 80 39 M_A_DQ17 120 43
A14 DQ16 <4> M_ODT5 ODT1 VSS15
M_A_A15 78 41 M_A_DQ20 44
A15 DQ17 VSS16
1
51 M_A_DQ23 48
DQ18 M_A_DQ19 R1401 VSS17
DQ19 53 <4,16> M_A_RAS# 110 RAS# VSS18 49
109 40 M_A_DQ21 10KOhm <4> DRAMRST# 2 1 30 54
<4,16> M_A_BS0 BA0 DQ20 RESET# VSS19
108 42 M_A_DQ16 R1403 1% 1KOhm 55
<4,16> M_A_BS1 BA1 DQ21 <16,17> DRAMRST#_R VSS20
79 50 M_A_DQ18 114 60
<4,16> M_A_BS2 2 <4> M_CS#4
2
BA2 DQ22 M_A_DQ22 S#0 VSS21
DQ23 52 <4> M_CS#5 121 S#1 VSS22 61
57 M_A_DQ28 65
DQ24 M_A_DQ30 VSS23
DQ25 59 197 SA0 VSS24 66
115 67 M_A_DQ27 201 71
<4,16> M_A_CAS# CAS# DQ26 SA1 VSS25
103 69 M_A_DQ31 72
<4> M_CLK_DDR#4 CK#0 DQ27 VSS26
104 56 M_A_DQ24 127
C <4> M_CLK_DDR#5 CK#1 DQ28 VSS27 C
101 58 M_A_DQ26 202 128
<4> M_CLK_DDR4 CK0 DQ29 <16,17,28,29,53> SMB_CLK_S SCL VSS28
102 68 M_A_DQ25 200 133
<4> M_CLK_DDR5
73
CK1 DQ30
70 M_A_DQ29
3 <16,17,28,29,53> SMB_DAT_S SDA VSS29
134
<4> M_CKE4 CKE0 DQ31 VSS30
74 129 M_A_DQ32 138
<4> M_CKE5 CKE1 DQ32 VSS31
131 M_A_DQ38 125 139
DQ33 M_A_DQ33 TEST VSS32
DQ34 141 VSS33 144
11 143 M_A_DQ36 145
DM0 DQ35 M_A_DQ35 VSS34
28 DM1 DQ36 130 75 VDD1 VSS35 150
46 132 M_A_DQ37 76 151
DM2 DQ37 M_A_DQ34 VDD2 VSS36
63
136
DM3 DQ38 140
142 M_A_DQ39
4 +1.5V
81
82
VDD3 VSS37 155
156
DM4 DQ39 M_A_DQ47 VDD4 VSS38
153 DM5 DQ40 147
M_A_DQ41
Layout Note: Place these caps near SO DIMM 0 87 VDD5 VSS39 161
170 DM6 DQ41 149 88 VDD6 VSS40 162
187 157 M_A_DQ40 93 167
DM7 DQ42 VDD7 VSS41
1
159 M_A_DQ46 94 168
DQ43 M_A_DQ44 C1405 C1406 C1407 C1408 VDD8 VSS42
<4,16> M_A_DQS[7:0] DQ44 146 99 VDD9 VSS43 172
M_A_DQS1 12 148 M_A_DQ42 1UF/10V 1UF/10V 1UF/10V 1UF/10V 100 173
2
M_A_DQS0 DQS0 DQ45 M_A_DQ43 VDD10 VSS44
M_A_DQS2
29
47
DQS1 DQ46 158
160 M_A_DQ45
5 105
106
VDD11 VSS45 178
179
M_A_DQS3 DQS2 DQ47 M_A_DQ49 VDD12 VSS46
64 DQS3 DQ48 163 111 VDD13 VSS47 184
M_A_DQS4 137 165 M_A_DQ53 112 185
DQS4 DQ49 VDD14 VSS48
1
M_A_DQS5 154 175 M_A_DQ50 + 117 189
DQS5 DQ50 VDD15 VSS49
1
M_A_DQS6 171 177 M_A_DQ52 @ @ 118 190 +0.75VS
M_A_DQS7 DQS6 DQ51 M_A_DQ51 CE1403 C1410 C1411 C1412 C1413 C1420 VDD16 VSS50
188 DQS7 DQ52 164 123 VDD17 VSS51 195
166 M_A_DQ48 220UF/4V 10UF/6.3V 10UF/6.3V 10UF/6.3V 10UF/6.3V 1UF/10V 124 196
2
DQ53 M_A_DQ54 VDD18 VSS52
<4,16> M_A_DQS#[7:0] DQ54 174 6
M_A_DQS#1 10 176 M_A_DQ55
M_A_DQS#0 DQS#0 DQ55 M_A_DQ61 ESR=40mOhm/Ir=1.9A
27 DQS#1 DQ56 181 199 VDDSPD VTT1 203
M_A_DQS#2 45 183 M_A_DQ57 204
M_A_DQS#3 DQS#2 DQ57 M_A_DQ58 VTT2
62 DQS#3 DQ58 191
M_A_DQS#4 135 193 M_A_DQ60 126
M_A_DQS#5 DQS#4 DQ59 M_A_DQ62 +3VS VREFCA
152 DQS#5 DQ60 180 1 VREFDQ
B M_A_DQS#6 169 182 M_A_DQ56 113 M_A_WE# <4,16> B
M_A_DQS#7 DQS#6 DQ61 M_A_DQ63 WE#
186 DQS#7 DQ62 192 7
194 M_A_DQ59
DQ63
1
1
C1414 C1415 DDR3_DIMM_204P
2.2UF/10V 0.1UF/16V
2
2
DDR3_DIMM_204P
M_VREFCA_DIMM0
+0.75VS
12G02554204A
1
C1424 C1423
1
2.2UF/10V 0.1UF/16V
2
C1416 C1417 C1418 C1419
1UF/10V 1UF/10V 1UF/10V 1UF/10V
2
M_VREFDQ_DIMM0
1
C1422 C1425
2.2UF/10V 0.1UF/16V
2
A A
Main Board
D D
C C
B B
A A
1
159 M_A_DQ45 94 168
DQ43 M_A_DQ47 C1605 C1606 C1607 C1608 VDD8 VSS42
<4,14> M_A_DQS[7:0] DQ44 146 99 VDD9 VSS43 172
M_A_DQS1 12 148 M_A_DQ41 1UF/10V 1UF/10V 1UF/10V 1UF/10V 100 173
2
M_A_DQS0 DQS0 DQ45 M_A_DQ40 VDD10 VSS44
M_A_DQS2
29
47
DQS1 DQ46 158
160 M_A_DQ46
5 105
106
VDD11 VSS45 178
179
M_A_DQS3 DQS2 DQ47 M_A_DQ49 VDD12 VSS46
C 64 DQS3 DQ48 163 111 VDD13 VSS47 184 C
M_A_DQS4 137 165 M_A_DQ48 112 185
DQS4 DQ49 VDD14 VSS48
1
M_A_DQS5 154 175 M_A_DQ54 + 117 189
DQS5 DQ50 VDD15 VSS49
1
M_A_DQS6 171 177 M_A_DQ55 @ @ 118 190 +0.75VS
M_A_DQS7 DQS6 DQ51 M_A_DQ51 ESR=40mOhm/Ir=1.9A CE1603 C1610 C1611 C1612 C1613 C1620 VDD16 VSS50
188 DQS7 DQ52 164 123 VDD17 VSS51 195
166 M_A_DQ53 220UF/4V 10UF/6.3V 10UF/6.3V 10UF/6.3V 10UF/6.3V 1UF/10V 124 196
2
DQ53 M_A_DQ50 VDD18 VSS52
<4,14> M_A_DQS#[7:0] DQ54 174 6
M_A_DQS#1 10 176 M_A_DQ52
M_A_DQS#0 DQS#0 DQ55 M_A_DQ62
27 DQS#1 DQ56 181 199 VDDSPD VTT1 203
M_A_DQS#2 45 183 M_A_DQ56 204
M_A_DQS#3 DQS#2 DQ57 M_A_DQ63 VTT2
62 DQS#3 DQ58 191
M_A_DQS#4 135 193 M_A_DQ59 126
M_A_DQS#5 DQS#4 DQ59 M_A_DQ61 VREFCA
152 DQS#5 DQ60 180 1 VREFDQ
M_A_DQS#6 169 182 M_A_DQ57 113 M_A_WE# <4,14>
M_A_DQS#7 DQS#6 DQ61 M_A_DQ58 +3VS WE#
186 DQS#7 DQ62 192
194 M_A_DQ60
7
DQ63
DDR3_DIMM_204P DDR3_DIMM_204P
1
C1614 C1615
12G025542044 2.2UF/10V 0.1UF/16V M_VREFCA_DIMM0
2
+0.75VS
1
C1624 C1623
1
2.2UF/10V 0.1UF/16V
2
C1616 C1617 C1618 C1619
1UF/10V 1UF/10V 1UF/10V 1UF/10V
2
M_VREFDQ_DIMM0
1
B B
C1622 C1625
2.2UF/10V 0.1UF/16V
A A
CH-B-9.2mm-BOT SWAP
M_B_DQ[63:0] <4>
<14,16,30> PM_EXTTS#0 198
J1701B
2
EVENT# VSS1
VSS2 3
VSS3 8
<4> M_B_A[15:0] J1701A 207 9
M_B_DQ2 GND1 VSS4
DQ0 5 208 GND2 VSS5 13
7 M_B_DQ5 14
M_B_A0 DQ1 M_B_DQ1 VSS6
98 A0 DQ2 15 VSS7 19
M_B_A1 97 17 M_B_DQ3 77 20
M_B_A2 A1 DQ3 M_B_DQ4 NC1 VSS8
96 A2 DQ4 4 SMBus Slave Address: A4H 122 NC2 VSS9 25
M_B_A3 95 6 M_B_DQ0 26
M_B_A4 A3 DQ5 M_B_DQ6 VSS10
92 A4 DQ6 16 205 NP_NC1 VSS11 31
M_B_A5 91 18 M_B_DQ7 206 32
D
M_B_A6 A5 DQ7 M_B_DQ13 +3VS NP_NC2 VSS12 D
90 A6 DQ8 21 VSS13 37
M_B_A7 86 23 M_B_DQ10 116 38
A7 DQ9 <4> M_ODT2 ODT0 VSS14
M_B_A8 89 33 M_B_DQ12 0930: add pull up R1701 120 43
A8 DQ10 <4> M_ODT3 ODT1 VSS15
M_B_A9 85 35 M_B_DQ15 44
M_B_A10 A9 DQ11 M_B_DQ9 VSS16
107 A10/AP DQ12 22 VSS17 48
1
M_B_A11 84 24 M_B_DQ14 110 49
A11 DQ13 <4> M_B_RAS# RAS# VSS18
M_B_A12 83 34 M_B_DQ8 R1701 30 54
A12/BC# DQ14 <14,16> DRAMRST#_R RESET# VSS19
M_B_A13 119 36 M_B_DQ11 10KOhm 55
M_B_A14 A13 DQ15 M_B_DQ16 VSS20
80 A14 DQ16 39 <4> M_CS#2 114 S#0 VSS21 60
M_B_A15 78 41 M_B_DQ20 121 61
<4> M_CS#3
2
A15 DQ17 M_B_DQ18 S#1 VSS22
DQ18 51 VSS23 65
53 M_B_DQ21 197 66
DQ19 M_B_DQ22 SA0 VSS24
<4> M_B_BS0 109 BA0 DQ20 40 201 SA1 VSS25 71
108 42 M_B_DQ17 72
<4> M_B_BS1 BA1 DQ21 VSS26
79 50 M_B_DQ23 127
<4> M_B_BS2 BA2 DQ22 VSS27
52 M_B_DQ19 202 128
DQ23 <14,16,28,29,53> SMB_CLK_S SCL VSS28
57 M_B_DQ26 200 133
DQ24 <14,16,28,29,53> SMB_DAT_S SDA VSS29
59 M_B_DQ27 134
DQ25 M_B_DQ29 VSS30
<4> M_B_CAS# 115 CAS# DQ26 67 VSS31 138
103 69 M_B_DQ25 125 139
<4> M_CLK_DDR#2 CK#0 DQ27 TEST VSS32
104 56 M_B_DQ30 144
<4> M_CLK_DDR#3 CK#1 DQ28 VSS33
101 58 M_B_DQ31 145
<4> M_CLK_DDR2 CK0 DQ29 VSS34
102 68 M_B_DQ28 75 150
<4> M_CLK_DDR3 CK1 DQ30 VDD1 VSS35
73 70 M_B_DQ24 76 151
<4> M_CKE2 CKE0 DQ31 +1.5V VDD2 VSS36
74 129 M_B_DQ32 81 155
<4> M_CKE3 CKE1 DQ32 VDD3 VSS37
131 M_B_DQ33 82 156
DQ33 M_B_DQ38 VDD4 VSS38
DQ34 141 Layout Note: Place these caps near SO DIMM 1 87 VDD5 VSS39 161
11 143 M_B_DQ37 88 162
DM0 DQ35 M_B_DQ34 VDD6 VSS40
28 DM1 DQ36 130 93 VDD7 VSS41 167
46 132 M_B_DQ36 94 168
DM2 DQ37 VDD8 VSS42
1
63 140 M_B_DQ39 99 172
DM3 DQ38 M_B_DQ35 C1705 C1706 C1707 C1708 VDD9 VSS43
136 DM4 DQ39 142 100 VDD10 VSS44 173
153 147 M_B_DQ44 1UF/10V 1UF/10V 1UF/10V 1UF/10V 105 178
2
DM5 DQ40 M_B_DQ42 VDD11 VSS45
170 DM6 DQ41 149 106 VDD12 VSS46 179
187 157 M_B_DQ45 111 184
DM7 DQ42 M_B_DQ41 VDD13 VSS47
DQ43 159 112 VDD14 VSS48 185
146 M_B_DQ47 117 189
<4> M_B_DQS[7:0] DQ44 VDD15 VSS49
1
C M_B_DQS0 12 148 M_B_DQ40 + 118 190 +0.75VS C
DQS0 DQ45 VDD16 VSS50
1
M_B_DQS1 29 158 M_B_DQ46 @ @ 123 195
M_B_DQS2 DQS1 DQ46 M_B_DQ43 CE1703 C1710 C1711 C1712 C1713 C1720 VDD17 VSS51
47 DQS2 DQ47 160 124 VDD18 VSS52 196
M_B_DQS3 64 163 M_B_DQ52 220UF/4V 10UF/6.3V 10UF/6.3V 10UF/6.3V 10UF/6.3V 1UF/10V
2
M_B_DQS4 DQS3 DQ48 M_B_DQ49
137 DQS4 DQ49 165
M_B_DQS5 154 175 M_B_DQ54 199 203
M_B_DQS6 DQS5 DQ50 M_B_DQ55 ESR=40mOhm/Ir=1.9A VDDSPD VTT1
171 DQS6 DQ51 177 VTT2 204
M_B_DQS7 188 164 M_B_DQ51
DQS7 DQ52 M_B_DQ53
DQ53 166 126 VREFCA
174 M_B_DQ48 +3VS 1
<4> M_B_DQS#[7:0] DQ54 VREFDQ M_B_WE# <4>
M_B_DQS#0 10 176 M_B_DQ50 113
M_B_DQS#1 DQS#0 DQ55 M_B_DQ58 WE#
27 DQS#1 DQ56 181
M_B_DQS#2 45 183 M_B_DQ59
M_B_DQS#3 DQS#2 DQ57 M_B_DQ61
62 DQS#3 DQ58 191
1
M_B_DQS#4 135 193 M_B_DQ62 DDR3_DIMM_204P
M_B_DQS#5 DQS#4 DQ59 M_B_DQ60 C1714 C1715
152 DQS#5 DQ60 180
M_B_DQS#6 169 182 M_B_DQ56 2.2UF/10V 0.1UF/16V
2
M_B_DQS#7 DQS#6 DQ61 M_B_DQ63
186 DQS#7 DQ62 192
194 M_B_DQ57 M_VREFCA_DIMM1
DQ63
+0.75VS
DDR3_DIMM_204P
1
C1724 C1723
12G02555204B 2.2UF/10V 0.1UF/16V
1
C1716 C1717 C1718 C1719
M_VREFDQ_DIMM1 1UF/10V 1UF/10V 1UF/10V 1UF/10V
2
1
1
C1722 C1725
2.2UF/10V 0.1UF/16V
2
B B
A A
2
R1801
1KOhm
1% M_VREFDQ_DIMM0
1
2
1
R1802 C1805
D D
1KOhm 0.1UF/16V
1%
2
1
+1.5V
2
R1803
1KOhm M_VREFCA_DIMM0
1%
1
2
1
R1804 C1804
1KOhm 0.1UF/16V
1% 2
1
M1
M1: Fixed SO-DIMM VREF_DQ
(Default Stuffing)
C C
+1.5V
2
R1818
1KOhm
1% M_VREFCA_DIMM1
1
2
R1820 C1806
1KOhm 0.1UF/16V
1%
2
1
+1.5V
2
B B
R1821
1KOhm
1% M_VREFDQ_DIMM1
1
2
R1819 C1807
1KOhm 0.1UF/16V
1%
2
1
A A
Main Board
D D
C C
B B
A A
RTC battery
BATT HOLDER @ IO BOARD 2
+3VA
PCH P/N : 02G010027100
+RTCBAT +VCC_RTC
D2001
1
+VCC_RTC 3
2 1 +RTC_BAT 2
1
R2001 1KOhm 5% C2001
2 1 BAT54CW 1UF/10V
1
@
2
R2002 2 1 3 BAT1
20KOhm 4 BATT_HOLDER_2P
1
D D
1% GND C2005 GND
1
JRST2001 18PF/50V X2001
1
CMOS Settings JRST2001
2
1
C2002 SGL_JUMP 2 32.768Khz R2006
2
1UF/6.3V @ 10MOhm
Clear CMOS Shunt 5% GND U2001A
3
2
Open
2
Keep CMOS (Default)
C2006 X1_RTC A20 RTCX1 FWH0 / LAD0 C38 LPC_AD0 <30,44>
18PF/50V SL2001 A38
LPC
LPC_AD1 <30,44>
4
X2RTC X2_RTC FWH1 / LAD1
2 1 2 1 C20 RTCX2 FWH2 / LAD2 B37 LPC_AD2 <30,44>
GND GND 0402
TPM Settings JRST2002 FWH3 / LAD3 C37 LPC_AD3 <30,44>
GND RTCRST# D20
@ RTCRST#
Clear ME RTC Shunt FWH4 / LFRAME# D36 LPC_FRAME# <30,44>
2 1 SRTCRST# G22
Registers R2009 0Ohm SRTCRST# PCH_DRQ#0 T2005
E36 1
RTC
SM_INTRUDER# LDRQ0#
Keep ME RTC Open 1 2 K22 INTRUDER# LDRQ1# / GPIO23 K36
R2004 1MOhm 5%
Registers (Default) 2 1 1 2 INTVRMEN C17 V5
+VCC_RTC INTVRMEN SERIRQ INT_SERIRQ <30>
R2007 330KOhm 5%
1
R2003
20KOhm R2018 AM3 SATA_RXN0 <51>
SATA0RXN
1
1% 330KOhm ACZ_BCLK N34 AM1 SATA_RXP0 <51>
HDA_BCLK SATA0RXP
SATA 6G
JRST2002 Stuff For Moff 5% @ AP7
1
SATA0TXN SATA_TXN0 <51>
1
2
HDA_SYNC SATA0TXP
2
1UF/6.3V @
PCH_SPKR T10 AM10 SATA_RXN1 <51>
2
IHDA
HDA_SDIN2
HDA_SYNC(On-Die PLL VR voltage select): reserve for power noise SATA3RXN AB8 SATA 1 2nd HD
Rising edge of RSMRST# pin A34 HDA_SDIN3 SATA3RXP AB10
SATA3TXN AF3 SATA 2 ODD
C High:1.5V, Low:1.8V (default) ACZ_SDIN0_AUD AF1 C
ACZ_SDOUT SATA3TXP
A36 SATA 3
SATA
HDA_SDO
SATA4RXN Y7
SATA4RXP Y5 SATA 4
1
+3VSUS_HDA C2007 T2018 1 HDA_DOCK_EN# C36 AD3
15PF/50V HDA_DOCK_EN# / GPIO33 SATA4TXN
SATA4TXP AD1 SATA 5
1 2 ACZ_SYNC @ T2017 1 HDA_DOCK_RST# N32
2
R2027 1KOhm HDA_DOCK_RST# / GPIO13
SATA5RXN Y3
SATA5RXP Y1
SATA5TXN AB3
stuff R2027 for 1.5V +VCCAFDI <67> PCH_JTAG_TCK PCH_JTAG_TCK J3 AB1
ACZ_BCLK_AUD JTAG_TCK SATA5TXP
PCH_JTAG_TMS H7 Y11
JTAG
<7,67> PCH_JTAG_TMS JTAG_TMS SATAICOMPO
R2021 37.4Ohm 1%
C2008 <7,67> PCH_JTAG_TDO PCH_JTAG_TDO H1
0.1UF/16V /EMI JTAG_TDO
AB12
2
SATA3RCOMPO
AB13 SATA3_COMP 1 2 +VTT_SATA3
+3VS GND SATA3COMPI R2022 49.9Ohm 1%
SPI
SPI_CS1#
T2003 SATALED# P3 SATA_LED# <56>
SATALED#: O.D. 6mA
2
ACZ_SYNC_AUD 4 Y GND 3
COUGARPOINT-H
Boot BIOS Strap:GNT1#(BBS0), SATA1GP(BBS1)
74LVC1G07GW
@
B +3VS_VCC3_3 B
GND
HDA_SYNC signal also serves as a strap for selecting VRM voltage to the PCH. The
2
strap is sampled on the rising edge of RSMRST# signal. Due to potential leakage
R2011
on the codec (path to GND), the strap may not be able to achive the Vihmin at PCH 10KOhm Intel Anti-Theft
input.Therefore, platform may need to isolate this signal from the codec during @ Technology:
the strap phase. Enable=High
1
SPI_SI
HD Audio +3VSUS_ORG
JTAG For PU/PD PCH_JTAG_TMS
PCH_JTAG_TDI
1 T2009
T2010
1
2
1 RN2002A
200Ohm 200Ohm 200Ohm 10KOHM2
R2043 1% 1% 1% SRTCRST# 1 T2016
33Ohm
1
SATA_LED# 7 RN2002D
A
10KOHM8 A
PCH_JTAG_TMS PCH_JTAG_TCK
2
PCH_JTAG_TDI
1bios.ru
PCH_JTAG_TDO
3
3 PCH_SPKR 1 2 @
D
Q2001 R2044 1KOhm
2
<30> PCH_SPI_OV 11 2N7002ET1G R2013 R2015 R2017 R2020 SPKR:No Reboot strap
G 100Ohm 100Ohm 100Ohm 51Ohm
2 S 1% 1% 1%
2
TitlePCH_IBEX(1)SATA,IHDA,RTC,LPC
:
1
stuff ??
C N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 20 of 95
5 4 3 2 1
5 4 3 2 1
SMBUS
<53> PCIE_TXP2_C PETP2
A12 DRAMRST_PCH DRAMRST_PCH <4>
SML0ALERT# / GPIO60 CLK_PEGB_REQ# RN2101D
BG36 PERN3 7 10KOHM8
BJ36 C8 SML0_CLK 1 T2106
D PERP3 SML0CLK SDA_3A RN2102A D
AV34 PETN3 1 2.2KOhm2
AU34 G12 SML0_DAT 1 T2107
PETP3 SML0DATA RN2102B
3 2.2KOhm4
PCIE4: USB3.0 <68> PCIE_RXN4_USB3 BF36 PERN4
BE36 SCL_3A 5 RN2102C
<68> PCIE_RXP4_USB3 PERP4 2.2KOhm6
<68> PCIE_TXN4_C 0.1UF/16V 2 1 CX2107 PCIE_TXN4 AY34 C13 PCHHOT# 1 T2111
0.1UF/16V 2 PCIE_TXP4 PETN4 SML1ALERT# / PCHHOT# / GPIO74 DRAMRST_PCH
<68> PCIE_TXP4_C 1 CX2108 BB34 PETP4 7 2.2KOhm8
RN2102D
E14 SML1_CLK RC Delay Time
PCI-E*
SML1CLK / GPIO58 SML1_CLK <28>
BG37 PERN5
To EC
BH37 M16 SML1_DAT SML1_CLK 5 RN2103C
PERP5 SML1DATA / GPIO75 SML1_DAT <28> 2.2KOhm6
AY36 PETN5
BB36 SML1_DAT 7 RN2103D
PETP5 2.2KOhm8
Controller
0.1UF/16V 2 PCIE_TXN6 PERP6 CL_CLK
<33> PCIE_TXN6_C 1 CX2111 AU36 PETN6 CL_CLK1 M7 1 T2108
0.1UF/16V 2 1 CX2112 PCIE_TXP6 AV36 SML0_CLK 3 RN2103B
<33> PCIE_TXP6_C PETP6 2.2KOhm4
PCH CLKREQ Setting:
Link
BG40 T11 CL_DAT 1 T2109
PERN7 CL_DATA1 +3VSUS_ORG +3VS_VCC3_3
BJ40 PERP7
AY40 PETN7
BB40 P10 CL_RST# 1 T2110
PETP7 CL_RST1# RN2105A
1 10KOHM2
BE38 CLK_REQ7# 3 RN2105B
PERN8 10KOHM4
BC38 CLK_REQ6# 5 RN2105C
PERP8 10KOHM6
AW38 CLK_REQ2# 7 RN2105D
PETN8 10KOHM8
AY38 PETP8
M10 CLK_PEGA_REQ# +3VSUS_ORG
CLK_PCH_SRC0_N PEG_A_CLKRQ# / GPIO47 +3VSUS_ORG
<54> CLK_PCIE_TV#_PCH 2 1 SL2101 Y40 CLKOUT_PCIE0N
0402 CLK_PCH_SRC0_P CLK_REQ4#
<54> CLK_PCIE_TV_PCH 2 1 SL2102 Y39 CLKOUT_PCIE0P 1 10KOHM2
RN2104A
0402 CLK_PCIE_PEG#_PCH_R CLK_REQ5#
AB37 2 1 SL2126 CLK_PCIE_PEG#_PCH <70> 3 10KOHM4
RN2104B
CLOCKS
CLK_REQ0# CLKOUT_PEG_A_N CLK_PCIE_PEG_PCH_R 0402
<54> CLKREQ0_TV# 2 1 SL2103 J2 PCIECLKRQ0# / GPIO73 CLKOUT_PEG_A_P AB38 2 1 SL2125 CLK_PCIE_PEG_PCH <70>
0402 0402
<33> CLK_PCIE_GLAN#_N_PCH 2 1 SL2110 CLK_PCH_SRC5_N V45 K45 CLK_ICH14_PCH R2114 1 @ 2 0Ohm CLK_ICH14 <29> CLK_REQ3#_USB3 R2124 1 2 10KOhm
0402 CLK_PCH_SRC5_P CLKOUT_PCIE5N REFCLK14IN X1_25IN_XTAL
<33> CLK_PCIE_GLAN_P_PCH 2 1 SL2111 V46 CLKOUT_PCIE5P 1 2
0402 T2118 C2108 10PF/50V
1
3
<33> CLKREQ_GLAN# 2 1 SL2112 CLK_REQ5# L14 H45 CLK_PCI_FB CLK_PCI_FB <24> R2135 1 2 10KOhm
PCIECLKRQ5# / GPIO44 CLKIN_PCILOOPBACK
2
0402
R2107 X2101 4 @
AB42 V47 X1_25IN 1MOhm 25Mhz
CLKOUT_PEG_B_N XTAL25_IN X2_25OUT 5% GND
AB40 CLKOUT_PEG_B_P XTAL25_OUT V49 2
1
T2115 1 CLK_PEGB_REQ# E6 PEG_B_CLKRQ# / GPIO56
1
XCLK_RCOMP Y47 XCLK_COMP 1 2 +VCCDIFFCLKN 2 1 X225OUT 1 2
R2101 90.9Ohm SL2123 0402 C2109 10PF/50V
V40 CLKOUT_PCIE6N
V42 1%
CLKOUT_PCIE6P GND
R2108: For Xtal measurement
T2126 1 CLK_REQ6# T13
B PCIECLKRQ6# / GPIO45 B
1
COUGARPOINT-H C2107
10PF/50V
@
Check BIOS 2
Programmable output clock
GND
CLK_GND# 1 2
CLK_GND R2130 1 10KOhm
2
R2131 10KOhm
CLK_DMI#_PCH 1 2
CLK_DMI_PCH R2123 1 10KOhm
2
+3VSUS_ORG R2125 10KOhm
CLK_DOT96#_PCH 1 2
CLK_DOT96_PCH R2126 1 10KOhm
2
2
+3VSG R2127 10KOhm
R2134
10KOhm CLK_SATA#_PCH 1 2
CLK_SATA_PCH R2128 1 10KOhm
2
1
R2129 10KOhm
1
1
G
R2133
CLKREQ_PEG#_R CLK_PEGA_REQ#
2 S
<70> CLKREQ_PEG# 2 3 2 1
D
CLK_ICH14_PCH 1 2
0Ohm @ R2122 10KOhm
2N7002 @
3
A Q2104 3 A
D
stuff:Integrated clock mode
Q2101
1bios.ru
11
2N7002 DGPU_PWROK <25,70>
G
S 2
GND
2
GND
Title : PCH_IBEX(2)_PCIE,CLK,SMB,PEG
FDI_TXN[7:0] <3>
U2001C
D D
1
<3> DMI_TXN2 BB18 BG13 FDI_TXP3 together with RSMRST#
DMI2TXN FDI_RXP3 FDI_TXP4 R2204
AV18 BE12
DMI
FDI
<3> DMI_TXN3 DMI3TXN FDI_RXP4 in platforms that do not
BG12 FDI_TXP5 330KOhm
FDI_RXP5
2
SUSACK#: AY24 BJ10 FDI_TXP6 5% @ support DeepSx
<3> DMI_TXP0 DMI0TXP FDI_RXP6
SUSACK# and SUSWARN# can be tied together R2202 <3> DMI_TXP1 AY20 BH9 FDI_TXP7
2
DMI1TXP FDI_RXP7
if EC does not want to involve in handshake 49.9Ohm <3> DMI_TXP2 AY18 DMI2TXP
mechanism for the Deep Sleep state entry and exit. <3> DMI_TXP3 AU18 DMI3TXP
VCCDSW stable to DPWROK
1% AW16 GND assertion is 10ms (min)
FDI_INT <3>
1
FDI_INT
BJ24 DMI_ZCOMP FDI_FSYNC0 AV12 FDI_FSYNC0 <3>
DMI_COMP BG25 BC10
DMI_IRCOMP FDI_FSYNC1 FDI_FSYNC1 <3>
1 2 BH21 DMI2RBIAS FDI_LSYNC0 AV14 FDI_LSYNC0 <3>
R2201 750Ohm
1% BB10
FDI_LSYNC1 FDI_LSYNC1 <3>
GND
A18 DSWVRMEN
ME_SusPwrDnAck_R DSWVRMEN
2 1
<7> PM_SYSPWROK_PCH PM_SYSPWROK_PCH P12 N3 PM_CLKRUN# Delete R2222, R2228, U2201, R2230,
SYS_PWROK CLKRUN# / GPIO32 PM_CLKRUN# <30>
@ R2233, C2201 and D2203, Deeper
<29,30,58,80> ALL_SYSTEM_PWRGD 2 1 PM_PWROK_PCH L22 G8 PM_SUS_STAT# 1 T2214 sleeper
R2223 0Ohm PWROK SUS_STAT# / GPIO61
ASW Power well stable for at least 1ms 2 1
before platform logic asserts APWROK R2213 0Ohm APWROK_R L10 N14 SUS_CLK# 1 T2213
APWROK SUSCLK / GPIO62
T2203 1
Have Pull up Res. in CPU side <3> H_DRAM_PWRGD B13 D10 SLP_S5# 1 T2205
DRAMPWROK SLP_S5# / GPIO63
APWROK:
For platform not supporting iAMT PM_RSMRST#_PCH C21 H4 SLP_S4#_R 1 2 SL2204
RSMRST# SLP_S4# 0402 PM_SUSC# <30>
it can be connected to PWROK.
<30> ME_SUSPWRDNACK 2 1 ME_SusPwrDnAck_RK16 F4 SLP_S3#_R 1 2 SL2205
SUSWARN#/SUSPWRDNACK/GPIO30 SLP_S3# PM_SUSB# <30>
SL2212 0402 0402
SUSPWRDNACK (PCH to EC): <7,67> PM_PWRBTN#_R
This pin requires a pull-up to +3VSUS. <30> PM_PWRBTN# 2 1 E20 G10 SLP_A# 1 T2206
SL2203 0402 PWRBTN# SLP_A#
Platforms are not expected to use this
T2204 1
signal when the PCH's Deep S4/S5 feature is used. ME_AC_PRESENT_PCH H20 SLP_SUS#_R R2224
ACPRESENT / GPIO31 SLP_SUS# G16 2 1 0Ohm PM_SLP_SUS# <30>
1
C2201
0.01UF/16V
+3VSUS_ORG +VCCPDSW @
2
Power failure solution (S0-->G3,S5-->G3):
2 R2231
2 R2216
2 R2215
2 R2214
09'MoW04:
PM_PWROK,PM_RSMRST#: previous platform solution.
Optional if ME FW is
ME_PWROK,ME_AC_PRESENT: reserved for test. Ignition FW
10KOhm1
10KOhm1
10KOhm1
10KOhm1
1bios.ru
BAT54AW R2225 10KOhm
2
D2202
Title : PCH_IBEX(3)_FDI,DMI,SYS PWR
1 ASUSTeK COMPUTER INC. Engineer: Wish
<30,58,81> SUS_PWRGD 3
2 Size Project Name Rev
BAT54CW C N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 22 of 95
5 4 3 2 1
5 4 3 2 1
+3VS_VCC3_3
LVDS
<45> LVDS_LCLKN_PCH LVDSA_CLK#
<45> LVDS_LCLKP_PCH AK40 LVDSA_CLK DDPB_0N AV42 PULL UP 2.2KOhm @ CONNECTOR SIDE
DDPB_0P AV40
CRT_BLUE_R <45> LVDS_L0N_PCH AN48 AV45
LVDSA_DATA#0 DDPB_1N
R2308
R2309
AT45
CRT
DDPD_AUXN
<46> DDC_CLK_PCH T39 CRT_DDC_CLK DDPD_AUXP AT43
<46> DDC_DATA_PCH M40 CRT_DDC_DATA DDPD_HPD BH41
1
DDPD_0N BB43
<46> CRT_HSYNC 2 1 SL2303 M47 CRT_HSYNC DDPD_0P BB45
0402
<46> CRT_VSYNC 2 1 SL2304 M49 CRT_VSYNC DDPD_1N BF44
0402
DDPD_1P BE44
BF42
2
DDPD_2N
2 1 T43 DAC_IREF DDPD_2P BE42
150Ohm
150Ohm
150Ohm
GND COUGARPOINT-H
B B
1% 1% 1% GND
GND
A A
NVRAM
R2501 R2502 TP13 NV_DQ6 / NV_IO6
AM4 TP14 NV_DQ7 / NV_IO7 AV1
10KOhm 10KOhm AM5 BB1
@ @ TP15 NV_DQ8 / NV_IO8
Y13 TP16 NV_DQ9 / NV_IO9 BA3
2
K24 BB5
2
RSVD
PCB_ID0 TP20 NV_DQ13 / NV_IO13
BD4
1
NV_DQ14 / NV_IO14
NV_DQ15 / NV_IO15 BF6
1 T2403
R2503 R2504 AT8
10KOhm NV_RB#
10KOhm
BE28 TP25 NV_RE#_WRB0 AY5
BC30 BA2
2
TP26 NV_RE#_WRB1
BE32 TP27
BJ32 TP28 NV_WE#_CK0 AT12
BC28 TP29 NV_WE#_CK1 BF3
BE30 TP30
BF32 TP31
GND GND BG32 C24 USB 0 USB Port (LAN BD)
TP32 USBP0N USB_PN0 <33>
AV26 TP33 USBP0P A24 USB_PP0 <33>
BB26 TP34 USBP1N C25 USB_PN1 <33> USB 1 USB Port (LAN BD)
AU28 TP35 USBP1P B25 USB_PP1 <33>
AY30 TP36 USBP2N C26 USB_PN2 <66> USB 2 USB Port
AU26 TP37 USBP2P A26 USB_PP2 <66>
AY26 TP38 USBP3N K28 USB_PN3 <69> USB 3 USB 3.0 Port
AV28 TP39 USBP3P H28 USB_PP3 <69>
AW30 TP40 USBP4N E28 USB_PN4 <54> USB 4 TV Tuner
USBP4P D28 USB_PP4 <54>
C
USBP5N C28 USB 5 C
USBP5P A28
USBP6N C29 USB 6
USBP6P B29
PCI_INTA# K40 N28 USB 7
PCI_INTB# PIRQA# USBP7N
K38 M28
PCI
PCI_INTC# PIRQB# USBP7P
H38 PIRQC# USBP8N L30 USB_PN8 <53> USB 8 WiFi / WiMax
PCI_INTD# G38 K30
PIRQD# USBP8P USB_PP8 <53>
5V USBP9N G30 USB_PN9 <45> USB 9 Camera
GPU_RST# C46 E30
USB
<70> GPU_RST# REQ1# / GPIO50 USBP9P USB_PP9 <45>
<29> STP_27M STP_27M C44 C30 USB 10
REQ2# / GPIO52 USBP10N
<70> DGPU_PWR_EN# E40 REQ3# / GPIO54 USBP10P A30
5V USBP11N L32 USB_PN11 <42> USB 11 Card Reader
PCI_GNT1# D47 K32 +3VSUS_ORG
GNT1# / GPIO51 USBP11P USB_PP11 <42>
T2408 1 DGPU_PWM_SELECT# E42 G32 USB 12 Bluetooth
GNT2# / GPIO53 USBP12N USB_PN12 <61>
STP_A16OVR F46 E32
GNT3# / GPIO55 USBP12P USB_PP12 <61>
C32 USB 13 OC#0 RP2403A 1
USBP13N 10KOhm5
USBP13P A32 10
PCI_INTE# G42 OC#7 RP2403B 2
PIRQE# / GPIO2 10KOhm5
<51> SATA_ODD_DA# SATA_ODD_DA# G40 10
PCB_ID0 PIRQF# / GPIO3 OC#3 RP2403C
C42 PIRQG# / GPIO4 USBRBIAS# C33 3 10KOhm5
PCB_ID1 D44 10
PIRQH# / GPIO5 OC#5 RP2403D 4 10KOhm5
B33 USBRBIAS_PN 1 2 10
T2407 PCI_PME# USBRBIAS R2406 22.6Ohm OC#1 RP2403E
1 K10 PME# 6 10KOhm5
1% 10
PLT_RST# C6 A14 OC#0 GND OC#2 RP2403F 7
PLTRST# OC0# / GPIO59 10KOhm5
K20 OC#1 10
OC1# / GPIO40 OC#2 OC#6 RP2403G
OC2# / GPIO41 B17 8 10KOhm5
T2413 1 CLKOUT_PCI0 H49 CLKOUT_PCI0 OC3# / GPIO42 C16 OC#3 10
R2428 1 2 22Ohm CLK_PCI_FB_R H43 L16 OC#4 OC#4 RP2403H 9
<21> CLK_PCI_FB CLKOUT_PCI1 OC4# / GPIO43 10KOhm5
<30> CLK_KBCPCI_PCH R2429 1 2 39Ohm CLK_KBCPCI_PCH_R J48 A16 OC#5 10
R2430 CLK_DEBUG_R CLKOUT_PCI2 OC5# / GPIO9 OC#6
<44> CLK_DEBUG 1 2 22Ohm K42 CLKOUT_PCI3 OC6# / GPIO10 D14
H40 C14 OC#7
CLKOUT_PCI4 OC7# / GPIO14
COUGARPOINT-H
B B
+3VS_VCC3_3
PCI_INTA# RP2401A 1
Boot BIOS Strap : GNT1#, SATA1GP GNT3#: A16 swap override Strap/
10KOhm5
10 Top-Block swap override jumper +3V
PCI_INTB# RP2401B 2 10KOhm5 Boot BIOS Strap
10
PCI_INTC# RP2401C 3 10KOhm5
10 GNT1#(BBS1) SATA1GP(BBS0) Boot BIOS Location Low=Enabled A16 swap override/
RP2401D 4 10KOhm5 Top-Block swap override
10 0 1 Reserved U2401
SATA_ODD_DA# RP2401E 6 10KOhm5 1 INB VCC 5
10 1 0 PCI <32> PLT_RST# 2 INA
PCI_INTD# RP2401F 7 10KOhm5 High=Default 3 GND OUTY 4 BUF_PLT_RST# <3,30,33,42,45,53,54,68,70>
10 1 1 SPI (PCH)
PCI_INTE# RP2401G 8 74LVC1G08GW
10KOhm5
10 0 0 LPC
RP2401H 9 GND
10KOhm5
10 Sampled on rising edge of PWROK.
1 2
+3VS_VCC3_3 R2414 0Ohm @
STP_A16OVR 1 2
R2413 1KOhm @
2
1bios.ru
10KOhm
1
+3VSUS_ORG
1
R2506 @
1KOhm
5% ICC_EN# R2532 2 1 10KOhm
2
For XDP Debug, need to no stuff R2507
+3VS_VCC3_3
D D
S_GPIO
+3VS_VCC3_3 U2001F
CPU/MISC
R2536 2 SATA_DET#4 PECI USB30_RST#_PCH
1 10KOhm +3VSUS_ORG U2 SATA4GP / GPIO16
R2518 2 1 10KOhm
RCIN# P5 RCIN# <30>
1 T2505 @
GPIO
PLL_ODVR_EN 1 2 <21,70> DGPU_PWROK D40 AY11
TACH0 / GPIO17 PROCPWRGD H_CPUPWRGD <3,7>
R2534 1KOhm
@ <56> WLAN_LED T5 AY10 PM_THRMTRIP# R2512 1 2 390Ohm H_THRMTRIP# <3>
SCLOCK / GPIO22 THRMTRIP# T2509
1
GND <69> USB20_SEL E8 T14 INT3_3V# 1 T2502
GPIO24 / MEM_LED INIT3_3V#
GPIO28(On-Die PLL VR):
DSW_WAKE# E16
High:Enable (default), Low:Disable <30> DSW_WAKE# GPIO27
<53> WLAN_ON# 2 1 SL2502 PLL_ODVR_EN P8
0402 GPIO28 N_TS_VSS1 R2516
NC_1 AH8 2 1 0Ohm
GPIO35_PCH R2535 2 1 10KOhm STP_PCI# K1 PDG V0.9, 3.9.3 These signals shouldn't float
STP_PCI# / GPIO34 N_TS_VSS2 R2517
NC_2 AK11 2 1 0Ohm on the motherboard. they should be tied to
@ T2507 1 GPIO35_PCH K4
GND GPIO35
AH10 N_TS_VSS3 R2522 2 1 0Ohm
GND directly.
DMI_OVRVLTG NC_3
V8 SATA2GP / GPIO36
AK10 N_TS_VSS4 R2524 2 1 0Ohm
FDI_OVRVLTG NC_4
C M5 SATA3GP / GPIO37
C
NC_5 P37
T2504 1 USB30_RST#_PCH N2 SLOAD / GPIO38
DMI Termination Voltage Override GFX_CRB_DET M3 GND
SDATAOUT0 / GPIO39
+3VS_VCC3_3 TEST_SET_UP V13 BG2
SDATAOUT1 / GPIO48 VSS_NCTF_15
T2501 1 PCH_TEMP_ALERT# V3 BG48
SATA5GP / GPIO49 VSS_NCTF_16
DMI_OVRVLTG 200KOhm 2 1 R2509 <61> BT_ON D6 BH3
GPIO57 VSS_NCTF_17
2 1 BT_ON BH47
VSS_NCTF_18
FDI Termination Voltage Override
R2525 100KOhm A4 BJ4
VSS_NCTF_1 VSS_NCTF_19
A44 VSS_NCTF_2 VSS_NCTF_20 BJ44
2 1 FDI_OVRVLTG GND
A45 VSS_NCTF_3 VSS_NCTF_21 BJ45
R2520 100KOhm
NCTF
A46 VSS_NCTF_4 VSS_NCTF_22 BJ46
GND A5 BJ5
VSS_NCTF_5 VSS_NCTF_23
A6 VSS_NCTF_6 VSS_NCTF_24 BJ6
B3 VSS_NCTF_7 VSS_NCTF_25 C2
GND
GPIO27(checklist r0.7):
Default = Do not connect (floating)
High (1) = Enables the internal VccVRM to have a
clean supply for analog rails. No need to use on-board
+VCCPDSW filter circuit.
Low (0) = Disables the VccVRM. Need to use on-board
filter circuits for analog rails.
1
R2511
10KOhm
@
2
DSW_WAKE#
1
R2514
10KOhm
@
A A
2
1bios.ru
GND
Title : PCH_IBEX(6)CPU,GPIO,MISC
ASUSTeK COMPUTER INC. Engineer: Wish
Size Project Name Rev
C N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 25 of 95
5 4 3 2 1
5 4 3 2 1
+VCCA_DAC_1_2 +3VS_VCC3_3
(VccADAC: 68mA@3.3V)
1KOhm/100Mhz 1 2 L2603
1
C2614 C2613 C2612
0.01UF/16V 0.1UF/16V 10UF/6.3V
2
GND GND GND
D D
CRT
AD21 VCCCORE[3] 2 1 SL2604 AA3 VSS[3] VSS[82] AK42
1
C2601 C2602 C2603 C2604 0603
AD23 VCCCORE[4] VSSADAC U47 AA33 VSS[4] VSS[83] AK46
+1.8VS_VCCT_LVD +1.8VS
VCC CORE
10UF/6.3V 1UF/6.3V 1UF/6.3V 1UF/6.3V AF21 AA34 AK8
VCCCORE[5] VSS[5] VSS[84]
AF23 AB11 AL16
2
2
VCCCORE[6] VSS[6] VSS[85]
1
AG21 GND (VccTXLVDS: 60mA@1.8V) AB14 AL17
VCCCORE[7] C2624 1KOhm/100Mhz 1 VSS[7] VSS[86]
AG23 VCCCORE[8] 2 L2604 AB39 VSS[8] VSS[87] AL19
AG24 AK36 0.1UF/16V AB4 AL2
2
GND GND GND GND VCCCORE[9] VCCALVDS @ VSS[9] VSS[88]
AG26 VCCCORE[10] AB43 VSS[10] VSS[89] AL21
AG27 VCCCORE[11] VSSALVDS AK37 AB5 VSS[11] VSS[90] AL23
1
AG29 C2615 C2616 C2617 AB7 AL26
VCCCORE[12] GND 0.01UF/16V 0.01UF/16V 22UF/6.3V VSS[12] VSS[91]
AJ23 AC19 AL27
LVDS
VCCCORE[13] GND VSS[13] VSS[92]
AJ26 AM37 AC2 AL31
2
VCCCORE[14] VCCTX_LVDS[1] VSS[14] VSS[93]
AJ27 VCCCORE[15] AC21 VSS[15] VSS[94] AL33
AJ29 VCCCORE[16] VCCTX_LVDS[2] AM38 AC24 VSS[16] VSS[95] AL34
AJ31 VCCCORE[17] AC33 VSS[17] VSS[96] AL48
+VTT_PCH_VCCIO +VTT_PCH_VCCDPLL_EXP AP36 GND GND GND AC34 AM11
VCCTX_LVDS[3] VSS[18] VSS[97]
AC48 VSS[19] VSS[98] AM14
VCCTX_LVDS[4] AP37 AD10 VSS[20] VSS[99] AM36
+VTT_PCH_VCC 2 1 SL2601 AN19 +3VS_VCC_GIO +3VS_VCC3_3 AD11 AM39
0603 VCCIO[28] VSS[21] VSS[100]
AD12 VSS[22] VSS[101] AM43
(VccAPLLEXP: 50mA@1.05V,CRB) 1 2 SL2605 AD13 VSS[23] VSS[102] AM45
0603 VCC_DMI is 1.1V for Mobile
2 1 BJ22 VCCAPLLEXP AD19 VSS[24] VSS[103] AM46
1
L2601 1KOhm/100Mhz Analog Power Supply for DMI PLL AD24 AM7
C2618 +VTT_CPU_VCC_DMI +VTT_PCH_VCC VSS[25] VSS[104]
V33 AD26 AN2
HVCMOS
VCC3_3[6] VSS[26] VSS[105]
1
2
10UF/6.3V VCCIO[15] VSS[27] VSS[106]
AD33 VSS[28] VSS[107] AN3
@ AN17 1 2 SL2607 AD34 AN31
2
1
0603
VCC3_3[7] V34 AD36 VSS[30] VSS[109] AP12
GND C2625 AD37 AP19
VSS[31] VSS[110]
1
C AN21 C2619 0.1UF/16V AD38 AP28 C
2
GND VCCIO[17] +VCCAFDI_VRM 1UF/6.3V VSS[32] VSS[111]
AD39 VSS[33] VSS[112] AP30
AN26 +VccCLKDMI_PCH +VTT_PCH_VCC AD4 AP32
2
+VTT_PCH_VCCIO VCCIO[18] VSS[34] VSS[113]
AD40 VSS[35] VSS[114] AP38
(VccIO: 2.925A@1.05V) +VTT_PCH_VCC_EXP AN27 AT16 GND AD42 AP4
VCCIO[19] VCCVRM[3] VSS[36] VSS[115]
1 2 SL2610 AD43 VSS[37] VSS[116] AP42
GND 0603
AP21 VCCIO[20] AD45 VSS[38] VSS[117] AP46
(VccDMI: 42mA@1.05V) AD46 VSS[39] VSS[118] AP8
1
1
C2609 C2606 C2608 C2607 C2610 AP23 AT20 C2620 C2621 AD8 AR2
10UF/6.3V 1UF/6.3V 1UF/6.3V 0.1UF/16V 1UF/6.3V VCCIO[21] VCCDMI[1] 1UF/6.3V 10UF/6.3V VSS[40] VSS[119]
AE2 AR48
DMI
@ VSS[41] VSS[120]
AP24 AE3 AT11
VCCIO
2
2
VCCIO[22] VSS[42] VSS[121]
(VccCLKDMI: 20mA@1.05V) AF10 VSS[43] VSS[122] AT13
AP26 VCCIO[23] VCCCLKDMI AB36 AF12 VSS[44] VSS[123] AT18
AD14 VSS[45] VSS[124] AT22
GND GND GND GND GND AT24 GND GND AD16 AT26
VCCIO[24] VSS[46] VSS[125]
check with CRB (LC filter) AF16 VSS[47] VSS[126] AT28
AF19 VSS[48] VSS[127] AT30
AN33 VCCIO[25] AF24 VSS[49] VSS[128] AT32
AF26 VSS[50] VSS[129] AT34
+3VS_VCC3_3 +3VS_VCCA3GBG AN34 AG16 AF27 AT39
VCCIO[26] VCCPNAND[1] +V_NVRAM_VCCPNAND +1.8VS VSS[51] VSS[130]
AF29 VSS[52] VSS[131] AT42
(Vcc3_3: 266mA@3.3V) AF31 AT46
NAND / SPI
SL2602 VSS[53] VSS[132]
2
0603
1 BH29 VCC3_3[3] VCCPNAND[2] AG17 (VccpNAND: 190mA@1.8V) AF38 VSS[54] VSS[133] AT7
1 2 SL2608 AF4 AU24
VSS[55] VSS[134]
1
0603
AF42 VSS[56] VSS[135] AU30
1
C2611 +VCCAFDI_VRM AJ16 AF46 AV16
VCCPNAND[3] C2623 VSS[57] VSS[136]
0.1UF/16V AF5 AV20
2
2
VCCVRM[2] VSS[59] VSS[138]
VCCPNAND[4] AJ17 AF8 VSS[60] VSS[139] AV30
GND AG19 AV38
VSS[61] VSS[140]
2 1 (VccAFDIPLL: ???mA@1.05V)BG6 VccAFDIPLL AG2 VSS[62] VSS[141] AV4
L2602 1KOhm/100Mhz Analog Power Supply for FDI PLL GND +V3.3_VCCSPI +3VSUS_ORG AG31 AV43
@ VSS[63] VSS[142]
AG48 VSS[64] VSS[143] AV8
AP17 VCCIO[27] (VccSPI: 20mA@1.8V) AH11 VSS[65] VSS[144] AW14
+VTT_PCH_VCCIO +VTT_PCH_VCCDPLL_FDI
FDI
1
0603 C2622
B
AH40 VSS[69] VSS[148] AW26 B
1UF/6.3V AH42 AW28
COUGARPOINT-H VSS[70] VSS[149]
AH46 AW32
2
VSS[71] VSS[150]
AH7 VSS[72] VSS[151] AW34
AJ19 VSS[73] VSS[152] AW36
AJ21 VSS[74] VSS[153] AW40
GND AJ24 AW48
VSS[75] VSS[154]
AJ33 VSS[76] VSS[155] AV11
AJ34 VSS[77] VSS[156] AY12
AK12 VSS[78] VSS[157] AY22
AK3 AY28
All Beads : 0603 !! VSS[79]
COUGARPOINT-H
VSS[158]
GND GND
VccRAM : 1.5V/1.8V supply for internal PLL and VRMs PCH ICC Description
+VTT 4.68A
(+VTT_PCH: 4.68A@1.05V)
+1.5VS 0.16A
+VCCAFDI_VRM
+1.8VS 0.19A
(+VTT_PCH_VCC: 1.412A@1.05V)
+1.8VS +1.5VS +3VS 0.355A
+1.05VS +VTT_PCH_VCC
JP2601
+3VSUS 0.1A
N/A
1 1 2 2
R2605 2 1 0Ohm
A 2MM_OPEN_5MIL A
+VTT_PCH_VCCIO
R2607 2 1 0Ohm
JP2602
1bios.ru
N/A
@ 1 2
1 2
2MM_OPEN_5MIL
1
+
(+VTT_PCH_VCCIO: 2.925A@1.05V)
CE2601
330UF/2V
@
Title : PCH_IBEX(7)_POWER,GND
2
1
1 2 U2001J C2730 U2001I
R2705 0Ohm (VccDSW3_3: 2mA@3.3V) 1UF/6.3V (VccSUS3_3: 97mA@3.3V)
1
+3VA C2708 AD49 N26 AY4 H46
2
0.1UF/16V VCCACLK VCCIO[29] VSS[159] VSS[259]
support DSx AY42 VSS[160] VSS[260] K18
1
C2707 P26 +3VSUS_ORG AY46 K26
2
0.1UF/16V VCCIO[30] GND VSS[161] VSS[261]
1 2 04/20 No-stuff T16 VCCDSW3_3 AY8 VSS[162] VSS[262] K39
R2706 0Ohm @ P28 B11 K46
for +1.05VS
2
@ VCCIO[31] +3VSUS_VCCPUSB VSS[163] VSS[263]
1 2 B15 VSS[164] VSS[264] K7
+3VS_VCC3_3 GND leakage V12 T27 C2731 0603 SL2701
B19 L18
DCPSUSBYP VCCIO[32] VSS[165] VSS[265]
1
GND 0.1UF/16V B23 L2
L2707 +3VSUS_VCCAUBG VSS[166] VSS[266]
D VCCIO[33] T29 2 1 B27 VSS[167] VSS[267] L20 D
+3VS_VCC_CLKF33 C2732 0402 SL2713
1 2 T38 B31 L26
2
VCC3_3[5] VSS[168] VSS[268]
1
0.1UF/16V B35 L28
VSS[169] VSS[269]
1
1
1KOhm/100Mhz C2744 C2745 T23 B39 L36
1UF/6.3V 10UF/6.3V VCCSUS3_3[7] GND VSS[170] VSS[270]
(VccAPLLDMI2: ???mA@1.8V) BH23 B7 L48
2
VCCAPLLDMI2 VSS[171] VSS[271]
T24 F45 M12
2
2
VCCSUS3_3[8] VSS[172] VSS[272]
AL29 VCCIO[14] BB12 VSS[173] VSS[273] P16
+VTT_PCH_VCC V23 GND D2702 BB16 M18
USB
GND GND VCCSUS3_3[9] +VTT_PCH_VCCIO VSS[174] VSS[274]
1 BB20 VSS[175] VSS[275] M22
@ AL24 V24 3 BB22 M24
+VCCAPLL_CPY_PCH DCPSUS[3] VCCSUS3_3[10] VSS[176] VSS[276]
2 1 2 +3VSUS_ORG BB24 VSS[177] VSS[277] M30
L2706 P24 BB28 M32
VCCSUS3_3[6] VSS[178] VSS[278]
1
1
1KOhm/100Mhz C2711 C2712 BAT54CW BB30 M34
10UF/6.3V +VTT_PCH_VCCIO 1UF/6.3V VSS[179] VSS[279]
AA19 VCCASW[1] BB38 VSS[180] VSS[280] M38
@ @ T26 +VTT_VCCAUPLL 2 1 +5VSUS BB4 M4
2
2
VCCIO[34] 0402 SL2714 VSS[181] VSS[281]
AA21 VCCASW[2] BB46 VSS[182] VSS[282] M42
2 1 +VCCDPLL_CPY R2701 BC14 VSS[183] VSS[283] M46
0603 SL2708 GND D2703
AA24 VCCASW[3] V5REF_SUS M26 (V5REF_SUS: 1mA@5V) 1 2 BC18 VSS[184] VSS[284] M8
GND C2733 1 BC2 N18
VSS[185] VSS[285]
1
+VTT_PCH_VCC
2
VCCASW[5] VSS[188] VSS[288]
1
1 2 +V1.05M_VCCASW AN24 +VTT_VCCPSUS C2735 BAT54CW BC34 P18
SL2709 0603 VCCSUS3_3[1] 1UF/6.3V VSS[189] VSS[289]
AA29 VCCASW[6] BC36 VSS[190] VSS[290] T33
1
2
22UF/6.3V 22UF/6.3V VSS[191] VSS[291]
AA31 VCCASW[7] BC42 VSS[192] VSS[292] P43
R2702 BC48 P47
2
1
GND GND AC27 +3VSUS_ORG C2734 10Ohm BE22 R48
VCCASW[9] 1UF/6.3V VSS[196] VSS[296]
N20 BE26 T12
PCI/GPIO/LPC
VCCSUS3_3[2] +VTT_VCCPSUS VSS[197] VSS[297]
AC29 1 2 BE40 T31
2
VCCASW[10] 0603 SL2715 +3VS_VCC3_3 VSS[198] VSS[298]
VCCSUS3_3[3] N22 BF10 VSS[199] VSS[299] T37
1
AC31 C2736 BF12 T4
VCCASW[11] VSS[200] VSS[300]
1
2
VCCASW[12] VSS[202] VSS[302]
1
P22 0.1UF/16V 2 1 BF22 T47
2
2
VSS[205] VSS[305]
1
GND GND GND W21 AA16 0.1UF/16V BF28 V17
VCCASW[14] VCC3_3[1] VSS[206] VSS[306]
BD3 VSS[207] VSS[307] V26
W23 W16 GND BF30 V27
2
VCCASW[15] VCC3_3[8] VSS[208] VSS[308]
BF38 VSS[209] VSS[309] V29
W24 T34 +3VS_VCCPPCI BF40 V31
VCCASW[16] VCC3_3[4] GND VSS[210] VSS[310]
BF8 VSS[211] VSS[311] V36
W26 +3VS_VCC3_3 BG17 V39
VCCASW[17] VSS[212] VSS[312]
BG21 VSS[213] VSS[313] V43
W29 VCCASW[18] BG33 VSS[214] VSS[314] V7
1
1
+VTT_PCH_VCCA_A_DPL 0.1UF/16V BH11 W2
2
VSS[217] VSS[317]
W33 VCCASW[20] BH15 VSS[218] VSS[318] W27
AF13 2 1 BH17 W48
2
+VCCAFDI_VRM GND VCCIO[5] 0603 SL2718 +VTT_PCH_VCC VSS[219] VSS[319]
BH19 VSS[220] VSS[320] Y12
1
N16 C2740 H10 Y38
DCPRTC GND 1UF/6.3V +VTT_VCCAPLL_SATA3 L2702 VSS[221] VSS[321]
VCCIO[12] AH13 1 2 1KOhm/100Mhz BH27 VSS[222] VSS[322] Y4
@ BH31 Y42
2
+VTT_PCH_VCCIO VSS[223] VSS[323]
(VccADPLLA: 15mA@1.05V) Y49 VCCVRM[4] VCCIO[13] AH14 BH33 VSS[224] VSS[324] Y46
1
(VccADPLLB: 15mA@1.05V) C2741 BH35 Y8
GND 10UF/6.3V VSS[225] VSS[325]
BH39 VSS[226] VSS[328] BG29
1 2 +VCCDIFFCLK AF14 @ BH43 N24
2
0603 SL2710 VCCIO[6] VSS[227] VSS[329]
BD47 BH7 AJ3
SATA
1
1UF/6.3V (VccDIFFCLKN: 55mA@1.05V) AC17 C2742 D32 BG24
GND VCCIO[3] 1UF/6.3V VSS[237] VSS[343]
D34 C22
2
VSS[238] VSS[344]
AG33 AD17 D38 AP13
2
VCCSSC VCCIO[4] VSS[239] VSS[345]
1
VSS[247]
VCCASW[23] V21 2 1 G36 VSS[248]
0402 SL2721
(V_PROC_IO: 1mA@1.05V) G48
CPU
GND VSS[249]
2 1 BJ8 V_PROC_IO H12 VSS[250]
0603 SL2702
VCCASW[21] T19 2 1 H18 VSS[251]
0402 SL2722
H22 VSS[252]
1
1
357mA + 10UH
A S0 max 1 C2703 CE2701 A
1
2
1bios.ru
JP2701 2 1 R2703
2 1 @
2 2 1 1
1MM_OPEN_5MIL GND GND
2
1MM_OPEN_5MIL +VTT_PCH_VCCA_B_DPL
L2704
+VTT_PCH_VCCA_B_DPL 1 2
Title : PCH_IBEX(8)_POWER,GND
1
+ 10UH
1
C2704 CE2702
1UF/6.3V 220UF/4V
ESR=40mOhm/Ir=1.9A ASUSTeK COMPUTER INC. Engineer: Wish
2
GND GND
C N73Sv 1.0
Date: Wednesday, October 13, 2010 Sheet 27 of 95
5 4 3 2 1
5 4 3 2 1
D2801
+3VM_SPI
R2834 1 2 0Ohm 1
3
Reserve +3VA R2835 1 2 0Ohm 2
@ BAT54CW
2 1
R2847 0Ohm
D D
@
Put near U2801
+3VM_SPI
SPI_CLK_CON
1
1 2
SPI_CS#_CON 3 4 SPI_CLK_CON EC2801
SPI_SO_CON 5 6 SPI_SI_CON 0.1UF/16V
2
7 @ @
HEADER_2X4P_K8
12G06100008K
4 SLN2802B
2 SLN2802A
4 SLN2801B
2 SLN2801A
+3VM_SPI
T2807
2R4P
2R4P
1
+3VS
T2801 1
2R4P
2R4P
1
2
1
R2833 R2831 1 T2803
2
3.3KOhm 3.3KOhm C2802 +12VS
3
0.1UF/16V
2
4.7KOhm 4.7KOhm
U2801
1
1
1 2 R2802 R2803
<20> SPI_CS#0
2
R2837 33Ohm 1 8 1 T2806
1
CE# VDD +3VM_SPI_00 R2840 33Ohm
<20> SPI_SO 1 2 2 SO HOLD# 7
R2838 33Ohm +3VM_SPI_WP0#
3 6 SPICLK0 1 2 SPI_CLK <20> <21> SCL_3A 6 1
WP# SCK SMB_CLK_S <14,16,17,29,53>
4 5 SPISI0 1 2 SPI_SI <20>
VSS SI
R2841 33Ohm Q2801A
SST25VF032B PCH
2
UM6K1N
5
C R2866 R2869 (32Mb) C
T2802 1 0Ohm 0Ohm R2867 R2868
T2805 1 0Ohm 0Ohm <21> SDA_3A 3 4 SMB_DAT_S <14,16,17,29,53>
1 T2808 1 T2804
1
1
Q2801B
UM6K1N
+12VSUS
2
<30> EC_SCE#_PCH <30> SMB1_CLK 6 1 SML1_CLK <21>
EC_SCK_PCH <30>
5
<30> SMB1_DAT 3 4 SML1_DAT <21>
Q2802B
UM6K1N
+12VS
+3VS
B B
2
4.7KOhm 4.7KOhm
2
R2809 R2808
1
6 1 SMB1_CLK_S <50,75,88>
Q2804A
UM6K1N CPU,Thermal
5
3 4 SMB1_DAT_S <50,75,88>
Q2804B
UM6K1N
A A
Main Board
D D
+VDD_ICS
+VDD_ICS
1
R2925
10KOhm R2924
@ 10KOhm
ICS_BCLK <3>
@
ICS_BCLK# <3>
2
CLK_OC
2
CLK_UC
+VDD_3.3_ICS +VDD_ICS
24
23
22
21
20
19
18
17
@
C2908 R2906
VDDCPU_IO_LV
OC_1.5**
UC_1.5**
VDDCPU_1.5
VDDPCIEX_1.5
CPUT_LR
CPUC_LR
GNDCPU
27PF/50V 1.5KOHM +VDD_ICS
2 1 X2CLK 1 2 X2_CLK
1
@ @
1
R2921
X2901 10KOhm
2 14.31818Mhz @
2
C 4 @ 16 27M_STP# C
*SE_STOP#_1.5
25 VTTPWRGD/PD#_3.3 VDDPCIEX_IO_LV 15
3
+VDD_3.3_ICS C2907 26 14 CLK_DMI#_R RX2911 1 2 33Ohm 3
GNDREF PCIEXC_LR CLK_DMI# <21> D
27PF/50V 27 13 CLK_DMI_R RX2912 1 @ 2 33Ohm Q2905
CLK_DMI <21>
3
X1_CLK X2 PCIEXT_LR @ 2N7002ET1G
2 1 28 X1 GNDPCIEX 12
@ 29 11 CLK_SATA#_R RX2913 1 2 33Ohm 11
VDDREF_3.3 SATAC_LR CLK_SATA# <21> STP_27M <24>
1
2
10KOhm SDATA_3.3 GNDSATA
<14,16,17,28,53> SMB_CLK_S 32 SCLK_3.3
33
**SEL25_3.3/27FIX
@ GND1
34
2
GND2
1
C2927
FSLC 10PF/50V
DOT96C_LR
DOT96T_LR
VDD96_1.5
VDD27_3.3
@
27SS/25M
2